

## **General Description**

The DS2030 is a 256kb reflowable nonvolatile (NV) SRAM, which consists of a static RAM (SRAM), an NV controller, and an internal rechargeable manganese lithium (ML) battery. These components are encased in a surface-mount module with a 256-ball BGA footprint. Whenever VCC is applied to the module, it recharges the ML battery, powers the SRAM from the external power source, and allows the contents of the SRAM to be modified. When VCC is powered down or out of tolerance, the controller write-protects the SRAM's contents and powers the SRAM from the battery. Two versions of the DS2030 are available, which provide either a 5% or 10% power-monitoring trip point. The DS2030 also contains a power-supply monitor output, RST, which can be used as a CPU supervisor for a microprocessor.

## **Applications**

POS Terminals RAID Systems and Servers

Industrial Controllers **Data-Acquisition Systems** 

Gaming Fire Alarms

Router/Switches **PLC** 

#### **Features**

- ♦ Single-Piece, Reflowable, 27mm<sup>2</sup> PBGA Package **Footprint**
- Internal ML Battery and Charger
- ♦ Unconditionally Write-Protects SRAM when Vcc is Out-of-Tolerance
- ♦ Automatically Switches to Battery Supply when **Vcc Power Failures Occur**
- ♦ Internal Power-Supply Monitor Detects Power Fail at 5% or 10% Below Nominal Vcc (5V)
- ♦ Reset Output can be used as a CPU Supervisor for a Microprocessor
- ♦ Industrial Temperature Range (-40°C to +85°C)
- **♦ UL Recognized**

Pin Configuration appears at end of data sheet.

## **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE                           | SPEED (ns) | SUPPLY TOLERANCE (%) |
|--------------|----------------|---------------------------------------|------------|----------------------|
| DS2030AB-70  | -40°C to +85°C | 256 Ball 27mm <sup>2</sup> BGA Module | 70         | 5                    |
| DS2030AB-100 | -40°C to +85°C | 256 Ball 27mm <sup>2</sup> BGA Module | 100        | 5                    |
| DS2030Y-70   | -40°C to +85°C | 256 Ball 27mm <sup>2</sup> BGA Module | 70         | 10                   |
| DS2030Y-100  | -40°C to +85°C | 256 Ball 27mm <sup>2</sup> BGA Module | 100        | 10                   |

## **Typical Operating Circuit**



DALLAS / I X I / I

Maxim Integrated Products 1

## **ABSOLUTE MAXIMUM RATINGS**

| Voltage on Any Pin Relative to Ground0.3V to +6.0V | Storage Temperature Range40°C to +85°C        |
|----------------------------------------------------|-----------------------------------------------|
| Operating Temperature Range40°C to +85°C           | Soldering TemperatureSee IPC/JEDEC J-STD-020C |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| PARAMETER        | SYMBOL | CONDITIONS | MIN  | TYP | MAX              | UNITS |
|------------------|--------|------------|------|-----|------------------|-------|
| Cupality Voltage |        | DS2030AB   | 4.75 |     | 5.25             | \/    |
| Supply Voltage   | Vcc    | DS2030Y    | 4.50 |     | 5.50             | V     |
| Input Logic 1    | VIH    |            | 2.2  |     | V <sub>C</sub> C | V     |
| Input Logic 0    | VIL    |            | 0    |     | 0.8              | V     |

## DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = 5V \pm 5\% \text{ for DS2030AB}, V_{CC} = 5V \pm 10\% \text{ for DS2030Y}, T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C.})$ 

| PARAMETER                | SYMBOL              | CONDITIONS                            | MIN  | TYP  | MAX  | UNITS |  |
|--------------------------|---------------------|---------------------------------------|------|------|------|-------|--|
| Input Leakage Current    | l₁∟                 |                                       | -1.0 |      | +1.0 | μΑ    |  |
| I/O Leakage Current      | lio                 | $\overline{CE} = V_{CC}$              | -1.0 |      | +1.0 | μΑ    |  |
| Output-Current High      | I <sub>OH</sub>     | At 2.4V                               | -1.0 |      |      | mA    |  |
| Output-Current Low       | loL                 | At 0.4V                               | 2.0  |      |      | mA    |  |
| Output-Current Low RST   | I <sub>OL</sub> RST | At 0.4V (Note 1)                      | 10.0 |      |      | mA    |  |
| Ctop dlay Cymrant        | ICCS1               | <u>CE</u> = 2.2V                      |      | 0.5  | 7    | A     |  |
| Standby Current          | ICCS2               | $\overline{CE} = V_{CC} - 0.5V$       |      | 0.2  | 5    | mA    |  |
| Operating Current        | I <sub>CCO1</sub>   | t <sub>RC</sub> = 200ns, outputs open |      |      | 85   | mA    |  |
| Write Protection Voltage | \/                  | DS2030AB                              | 4.50 | 4.62 | 4.75 | V     |  |
|                          | V <sub>TP</sub>     | DS2030Y                               | 4.25 | 4.37 | 4.50 |       |  |

## **CAPACITANCE**

 $(T_A = +25^{\circ}C)$ 

| PARAMETER                | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
|--------------------------|--------|------------|-----|-----|-----|-------|
| Input Capacitance        | CIN    | Not tested |     | 7   |     | рF    |
| Input/Output Capacitance | Соит   | Not tested |     | 7   |     | рF    |



## **AC ELECTRICAL CHARACTERISTICS**

 $(VCC = 5V \pm 5\% \text{ for DS2030AB}, VCC = 5V \pm 10\% \text{ for DS2030Y}, TA = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                              | SYMBOL           | CONDITIONS | DS2030AB-70<br>DS2030Y-70 |     | DS2030AB-100<br>DS2030Y-100 |     | UNITS |  |
|----------------------------------------|------------------|------------|---------------------------|-----|-----------------------------|-----|-------|--|
|                                        |                  |            | MIN                       | MAX | MIN                         | MAX |       |  |
| Read Cycle Time                        | t <sub>RC</sub>  |            | 70                        |     | 100                         |     | ns    |  |
| Access Time                            | tACC             |            |                           | 70  |                             | 100 | ns    |  |
| OE to Output Valid                     | toE              |            |                           | 35  |                             | 50  | ns    |  |
| CE to Output Valid                     | tco              |            |                           | 70  |                             | 100 | ns    |  |
| OE or CE to Output Active              | tCOE             | (Note 2)   | 5                         |     | 5                           |     | ns    |  |
| Output High Impedance from Deselection | top              | (Note 2)   |                           | 25  |                             | 35  | ns    |  |
| Output Hold from Address Change        | tон              |            | 5                         |     | 5                           |     | ns    |  |
| Write Cycle Time                       | twc              |            | 70                        |     | 100                         |     | ns    |  |
| Write Pulse Width                      | twp              | (Note 3)   | 55                        |     | 75                          |     | ns    |  |
| Address Setup Time                     | t <sub>AW</sub>  |            | 0                         |     | 0                           |     | ns    |  |
| Write December Time                    | twR1             | (Note 4)   | 5                         |     | 5                           |     | 20    |  |
| Write Recovery Time                    | twR2             | (Note 5)   | 15                        |     | 15                          |     | ns    |  |
| Output High Impedance from WE          | t <sub>ODW</sub> | (Note 2)   |                           | 25  |                             | 35  | ns    |  |
| Output Active from WE                  | toew             | (Note 2)   | 5                         |     | 5                           |     | ns    |  |
| Data Setup Time                        | tDS              | (Note 6)   | 30                        | •   | 40                          | •   | ns    |  |
| Data Hold Time                         | t <sub>DH1</sub> | (Note 4)   | 0                         |     | 0                           |     | no    |  |
| Data Floid Time                        | t <sub>DH2</sub> | (Note 5)   | 10                        |     | 10                          |     | ns    |  |

## POWER-DOWN/POWER-UP TIMING

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| PARAMETER                                                                                 | SYMBOL          | CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------------------------|-----------------|------------|-----|-----|-----|-------|
| V <sub>CC</sub> Fail Detect to $\overline{\text{CE}}$ and $\overline{\text{WE}}$ Inactive | t <sub>PD</sub> | (Note 7)   |     |     | 1.5 | μs    |
| V <sub>CC</sub> Slew from V <sub>TP</sub> to 0V                                           | tF              |            | 150 |     |     | μs    |
| V <sub>CC</sub> Slew from 0V to V <sub>TP</sub>                                           | t <sub>R</sub>  |            | 150 |     |     | μs    |
| V <sub>CC</sub> Valid to $\overline{\text{CE}}$ and $\overline{\text{WE}}$ Inactive       | tpU             |            |     |     | 2   | ms    |
| V <sub>CC</sub> Valid to End of Write Protection                                          | trec            |            |     |     | 125 | ms    |
| V <sub>CC</sub> Fail Detect to RST Active                                                 | trpd            | (Note 1)   |     |     | 3.0 | μs    |
| V <sub>CC</sub> Valid to RST Inactive                                                     | trpu            | (Note 1)   | 225 | 350 | 525 | ms    |

## **DATA RETENTION**

 $(T_A = +25^{\circ}C)$ 

| PARAMETER                                 | SYMBOL          | CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------------------------------|-----------------|------------|-----|-----|-----|-------|
| Expected Data-Retention Time (Per Charge) | t <sub>DR</sub> | (Note 8)   | 2   | 3   |     | years |

# Read Cycle



# Write Cycle 1



# Write Cycle 2



## Power-Down/Power-Up Condition



- Note 1: RST is an open-drain output and cannot source current. An external pullup resistor should be connected to this pin to realize a logic-high level.
- **Note 2:** These parameters are sampled with a 5pF load and are not 100% tested.
- Note 3: twp is specified as the logical AND of  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$ . twp is measured from the latter of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  going low to the earlier of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  going high.
- **Note 4:**  $t_{WR1}$  and  $t_{DH1}$  are measured from  $\overline{WE}$  going high.
- **Note 5:** tw<sub>B2</sub> and t<sub>DH2</sub> are measured from  $\overline{CE}$  going high.
- **Note 6:**  $t_{DS}$  is measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- Note 7: In a power-down condition, the voltage on any pin can not exceed the voltage on VCC.
- Note 8: The expected ton is defined as accumulative time in the absence of VCC starting from the time power is first applied by the user. Minimum expected data-retention time is based on a maximum of two 230°C convection solder reflow exposures, followed by a fully charged cell. Full charge occurs with the initial application of VCC for a minimum of 96 hours. This parameter is assured by component selection, process control, and design. It is not measured directly in production testing.
- Note 9: WE is high for a read cycle.
- Note 10:  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during write cycle, the output buffers remain in a high-impedance state.
- Note 11: If the  $\overline{CE}$  low transition occurs simultaneously with or latter than the  $\overline{WE}$  low transition, the output buffers remain in a high-impedance state during this period.
- Note 12: If the  $\overline{\text{CE}}$  high transition occurs prior to or simultaneously with the  $\overline{\text{WE}}$  high transition, the output buffers remain in a high-impedance state during this period.
- Note 13: If  $\overline{\text{WE}}$  is low or the  $\overline{\text{WE}}$  low transition occurs prior to or simultaneously with the  $\overline{\text{CE}}$  low transition, the output buffers remain in a high-impedance state during this period.
- Note 14: DS2030 BGA modules are recognized by Underwriters Laboratory (UL) under file E99151.



## **Typical Operating Characteristics**

 $(V_{CC} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ 



















# Pin Description

| BALLS              | NAME | DESCRIPTION             |
|--------------------|------|-------------------------|
| A1, A2, A3, A4     | GND  | Ground                  |
| B1, B2, B3, B4     | N.C. | No Connection           |
| C1, C2, C3, C4     | N.C. | No Connection           |
| D1, D2, D3, D4     | N.C. | No Connection           |
| E1, E2, E3, E4     | RST  | Open-Drain Reset Output |
| F1, F2, F3, F4     | Vcc  | Supply Voltage          |
| G1, G2, G3, G4     | WE   | Write Enable Input      |
| H1, H2, H3, H4     | ŌĒ   | Output Enable Input     |
| J1, J2, J3, J4     | CE   | Chip Enable Input       |
| K1, K2, K3, K4     | DQ7  | Data Input/Output 7     |
| L1, L2, L3, L4     | DQ6  | Data Input/Output 6     |
| M1, M2, M3, M4     | DQ5  | Data Input/Output 5     |
| N1, N2, N3, N4     | DQ4  | Data Input/Output 4     |
| P1, P2, P3, P4     | DQ3  | Data Input/Output 3     |
| R1, R2, R3, R4     | DQ2  | Data Input/Output 2     |
| T1, T2, T3, T4     | DQ1  | Data Input/Output 1     |
| U1, U2, U3, U4     | DQ0  | Data Input/Output 0     |
| V1, V2, V3, V4     | GND  | Ground                  |
| W1, W2, W3, W4     | GND  | Ground                  |
| Y1, Y2, Y3, Y4     | GND  | Ground                  |
| A17, A18, A19, A20 | GND  | Ground                  |
| B17, B18, B19, B20 | N.C. | No Connection           |
| C17, C18, C19, C20 | N.C. | No Connection           |
| D17, D18, D19, D20 | A14  | Address Input 14        |
| E17, E18, E19, E20 | A13  | Address Input 13        |
| F17, F18, F19, F20 | A12  | Address Input 12        |
| G17, G18, G19, G20 | A11  | Address Input 11        |
| H17, H18, H19, H20 | A10  | Address Input 10        |
| J17, J18, J19, J20 | A9   | Address Input 9         |
| K17, K18, K19, K20 | A8   | Address Input 8         |
| L17, L18, L19, L20 | A7   | Address Input 7         |
| M17, M18, M19, M20 | A6   | Address Input 6         |

| BALLS              | NAME | DESCRIPTION     |
|--------------------|------|-----------------|
| N17, N18, N19, N20 | A5   | Address Input 5 |
| P17, P18, P19, P20 | A4   | Address Input 4 |
| R17, R18, R19, R20 | АЗ   | Address Input 3 |
| T17, T18, T19, T20 | A2   | Address Input 2 |
| U17, U18, U19, U20 | A1   | Address Input 1 |
| V17, V18, V19, V20 | A0   | Address Input 0 |
| W17, W18, W19, W20 | GND  | Ground          |
| Y17, Y18, Y19, Y20 | GND  | Ground          |
| A5, B5, C5, D5     | N.C. | No Connection   |
| A6, B6, C6, D6     | N.C. | No Connection   |
| A7, B7, C7, D7     | N.C. | No Connection   |
| A8, B8, C8, D8     | N.C. | No Connection   |
| A9, B9, C9, D9     | N.C. | No Connection   |
| A10, B10, C10, D10 | N.C. | No Connection   |
| A11, B11, C11, D11 | N.C. | No Connection   |
| A12, B12, C12, D12 | N.C. | No Connection   |
| A13, B13, C13, D13 | N.C. | No Connection   |
| A14, B14, C14, D14 | N.C. | No Connection   |
| A15, B15, C15, D15 | N.C. | No Connection   |
| A16, B16, C16, D16 | N.C. | No Connection   |
| U5, V5, W5, Y5     | N.C. | No Connection   |
| U6, V6, W6, Y6     | N.C. | No Connection   |
| U7, V7, W7, Y7     | N.C. | No Connection   |
| U8, V8, W8, Y8     | N.C. | No Connection   |
| U9, V9, W9, Y9     | N.C. | No Connection   |
| U10, V10, W10, Y10 | N.C. | No Connection   |
| U11, V11, W11, Y11 | N.C. | No Connection   |
| U12, V12, W12, Y12 | N.C. | No Connection   |
| U13, V13, W13, Y13 | N.C. | No Connection   |
| U14, V14, W14, Y14 | N.C. | No Connection   |
| U15, V15, W15, Y15 | N.C. | No Connection   |
| U16, V16, W16, Y16 | N.C. | No Connection   |

## **Functional Diagram**



## **Detailed Description**

The DS2030 is a 256kb (32kb x 8 bits) fully static, NV memory similar in function and organization to the DS1230 NV SRAM, but containing a rechargeable ML battery. The DS2030 NV SRAM constantly monitors VCC for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. There is no limit to the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing. This device can be used in place of SRAM, EEPROM, or flash components.

The DS2030 assembly consists of a low-power SRAM, an ML battery, and an NV controller with a battery charger, integrated on a standard 256-ball, 27mm<sup>2</sup> BGA substrate. Unlike other surface-mount NV memory modules that require the battery to be removable for soldering, the internal ML battery can tolerate exposure to convection reflow soldering temperatures allowing this single-piece component to be handled with standard BGA assembly techniques.

Two versions of the DS2030 are available that provide either a 5% (DS2030AB) or 10% (DS2030Y) power-monitoring trip point. The DS2030 also contains a power-supply monitor output, RST, which can be used as a CPU supervisor for a microprocessor.



## **Memory Operation Truth Table**

| WE | CE | ŌĒ | MODE    | lcc     | OUTPUTS        |
|----|----|----|---------|---------|----------------|
| 1  | 0  | 0  | Read    | Active  | Active         |
| 1  | 0  | 1  | Read    | Active  | High Impedance |
| 0  | 0  | X  | Write   | Active  | High Impedance |
| X  | 1  | X  | Standby | Standby | High Impedance |

X = Don't care.

#### **Read Mode**

The DS2030 executes a read cycle whenever  $\overline{\text{WE}}$  (write enable) is inactive (high) and  $\overline{\text{CE}}$  (chip enable) is active (low). The unique address specified by the 15 address inputs (A0 to A14) defines which of the 32,768 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within tACC (access time) after the last address input signal is stable, providing that  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  (output enable) access times are also satisfied. If  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  access times are not satisfied, then data access must be measured from the later occurring signal ( $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ ) and the limiting parameter is either tCO for  $\overline{\text{CE}}$  or toe for  $\overline{\text{OE}}$  rather than address access.

#### **Write Mode**

The DS2030 executes a write cycle whenever the  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  signals are active (low) after address inputs are stable. The later-occurring falling edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ . All address inputs must be kept valid throughout the write cycle.  $\overline{\text{WE}}$  must return to the high state for a minimum recovery time (twr) before another cycle can be initiated. The  $\overline{\text{OE}}$  control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers have been enabled ( $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  active) then  $\overline{\text{WE}}$  will disable the outputs in topw from its falling edge.

#### **Data-Retention Mode**

The DS2030AB provides full functional capability for V<sub>CC</sub> greater than 4.75V and write-protects at 4.5V. The DS2030Y provides full functional capability for V<sub>CC</sub> greater than 4.5V and write-protects at 4.25V. Data is maintained in the absence of V<sub>CC</sub> without additional support circuitry. The NV static RAM constantly monitors V<sub>CC</sub>. Should the supply voltage decay, the NV SRAM automatically write-protects itself. All inputs become "don't care", and all data outputs become high impedance. As V<sub>CC</sub> falls below approximately 2.7V

(Vsw), the power-switching circuit connects the lithium energy source to the RAM to retain data. During power-up, when Vcc rises above Vsw, the power-switching circuit connects external Vcc to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after Vcc exceeds VTP for a minimum duration of tREC.

## **Battery Charging**

When V<sub>CC</sub> is greater than V<sub>TP</sub>, an internal regulator charges the battery. The UL-approved charger circuit includes short-circuit protection and a temperature-stabilized voltage reference for on-demand charging of the internal battery. Typical data-retention expectations of 3 years *per charge cycle* are achievable.

A maximum of 96 hours of charging time is required to fully charge a depleted battery.

#### **System Power Monitoring**

When the external VCC supply falls below the selected out-of-tolerance trip point, the output  $\overline{RST}$  is forced active (low). Once active, the  $\overline{RST}$  is held active until the VCC supply has fallen below that of the internal battery. On power-up, the  $\overline{RST}$  output is held active until the external supply is greater than the selected trip point and one reset timeout period (tRPU) has elapsed. This is sufficiently longer than tREC to ensure that the SRAM is ready for access by the microprocessor.

#### Freshness Seal and Shipping

The DS2030 is shipped from Dallas Semiconductor with the lithium battery electrically disconnected, guaranteeing that no battery capacity has been consumed during transit or storage. As shipped, the lithium battery is ~60% charged, and no preassembly charging operations should be attempted.

When V<sub>CC</sub> is first applied at a level greater than V<sub>TP</sub>, the lithium battery is enabled for backup operation. A 96 hour initial battery charge time is recommended for new system installations.



## **Recommended Reflow Temperature Profile**

| PROFILE FEATURE                                                                                                | Sn-Pb EUTECTIC<br>ASSEMBLY          |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Average ramp-up rate (T <sub>L</sub> to T <sub>P</sub> )                                                       | 3°C/second max                      |
| Preheat - Temperature min (T <sub>Smin</sub> ) - Temperature max (T <sub>Smax</sub> ) - Time (min to max) (ts) | 100°C<br>150°C<br>60 to 120 seconds |
| T <sub>Smax</sub> to T <sub>L</sub><br>- Ramp-up rate                                                          |                                     |
| Time maintained above: - Temperature (T <sub>L</sub> ) - Time (t <sub>L</sub> )                                | 183°C<br>60 to 150 seconds          |
| Peak temperature (T <sub>P</sub> )                                                                             | 225 +0/-5°C                         |
| Time within 5°C of actual peak temperature (Tp)                                                                | 10 to 30 seconds                    |
| Ramp-down rate                                                                                                 | 6°C/second max                      |
| Time 25°C to peak temperature                                                                                  | 6 minutes max                       |

**Note:** All temperatures refer to top side of the package, measured on the package body surface.

#### **Recommended Cleaning Procedures**

The DS2030 may be cleaned using aqueous-based cleaning solutions. No special precautions are needed when cleaning boards containing a DS2030 module.

Removal of the topside label violates the environmental integrity of the package and voids the warranty of the product.

## Applications Information

## **Power-Supply Decoupling**

To achieve the best results when using the DS2030, decouple the power supply with a 0.1µF capacitor. Use a high-quality, ceramic surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, while ceramic capacitors have adequately high frequency response for decoupling applications.

#### **Using the Open-Drain RST Output**

The  $\overline{\text{RST}}$  output is open drain, and therefore requires a pullup resistor to realize a high logic output level. Pullup resistor values between 1k $\Omega$  and 10k $\Omega$  are typical.

## **Battery Charging/Lifetime**

The DS2030 charges an ML battery to maximum capacity in approximately 96 hours of operation when V<sub>CC</sub> is greater than V<sub>TP</sub>. Once the battery is charged, its lifetime depends primarily on the V<sub>CC</sub> duty cycle. The DS2030 can maintain data from a single, initial charge for up to 3 years. Once recharged, this deep-discharge cycle can be repeated up to 20 times, producing a worst-case service life of 60 years. More typical duty cycles are of shorter duration, enabling the DS2030 to be charged hundreds of times, therefore extending the service life well beyond 60 years.



# Pin Configuration

| P VIEW | 1      | 2 3                 | 3 4           | 5        | 6           | 7          | 8          | 9         | 1<br>0     | 1<br>1       | 1<br>2     | 1<br>3     | 1<br>4     | 1<br>5     | 1<br>6 | 1<br>7     | 1<br>8         | 1<br>9      | 2<br>0     |
|--------|--------|---------------------|---------------|----------|-------------|------------|------------|-----------|------------|--------------|------------|------------|------------|------------|--------|------------|----------------|-------------|------------|
| А      | $\Box$ | (ĠND(               | 0 (           |          | 0           | 0          | 0          | 0         |            | 0            | $\bigcirc$ | $\circ$    | 0          | 0          | 0      | $\bigcirc$ | ( GNI          | 0           | 0          |
| В      | Q      | (N.C.               | ) ()          | ુ        | ()<br>N.C() | ()<br>N.C  | ()<br>N.C. | ()<br>N.C | ()<br>N.C. | ()           | ()         | ()<br>()   | ()<br>N.C  | ()<br>N.C. | ु      | 0          | (N.C           | 0           |            |
| С      |        | ( <u>)</u> N.C.(    | ) ()          |          | Ŏ           |            | Ō          | ैं।       | Õ          | Š            | Õ          | ()         | ै          | ()         | Ö      | $\bigcirc$ | (N.C           | <u>)</u>    |            |
| D      |        | ( <u>)</u> N.C.(    | ) ()          |          | Q           | Q          |            | 0         |            | $\Omega$     |            |            | 0          | 0          | Q      |            | ( <u>A</u> 14  |             | 의          |
| E      |        | (RST)               | ············· | ]<br>}   |             |            |            |           |            |              |            |            |            |            |        |            | (A13           |             | 의          |
| F      |        | (_V <sub>CC</sub> ( |               | <u> </u> |             |            |            |           |            |              |            |            |            |            |        |            | (A12           |             | 잌          |
| G      |        | ( WE(               |               | <u>;</u> |             |            |            |           |            |              |            |            |            |            |        |            | (A11           |             | 욁          |
| Н      |        | ()Œ(                |               | <u> </u> |             |            |            |           |            |              |            |            |            |            |        |            | ()A10          |             | 꾜          |
| J      |        | ()CE(<br>()DQ7(     |               | <u>]</u> |             |            |            |           | DA         | LA<br>INDUCT | S          |            |            |            |        |            | ( A9           |             | 뵑          |
| K<br>L |        | (DQ6                |               | <u> </u> |             |            |            |           | DS2        |              |            |            |            |            |        |            | () A8<br>() A7 | :::::       | 보<br>이     |
| M      |        | (_DQ5(              |               | ]        |             |            |            |           |            |              |            |            |            |            |        |            | <u> </u>       | :::::       |            |
| N      |        | (DQ4)               |               | <u>}</u> |             |            |            |           |            |              |            |            |            |            |        |            | .`∷<br>(_`A5   |             |            |
| Р      |        | (DQ3                |               | <u>.</u> |             |            |            |           |            |              |            |            |            |            |        |            | (              |             |            |
| R      |        | ( <u>)</u> DQ2(     |               |          |             |            |            |           |            |              |            |            |            |            |        |            |                | :::::<br>() |            |
| Т      | Ō      | (j)Q1(              | ) ()          |          |             |            |            |           |            |              |            |            |            |            |        | 0          | (              | ()          | Ö          |
| U      | 0      | (DQQ(               | ) ()          |          | 0           | 0          | $\bigcirc$ | 0         | 0          | 0            | Ö          | 0          | Ö          | Ö          | 0      | 0          | ()A1           | ()          | $\bigcirc$ |
| V      | $\Box$ | ( ĠND(              |               | ु        | ु           | ੍ਹ         | ु          | ु         | ु          | ु            | ु          | ु          | ु          | ु          | ਼      | 0          | ( A0           | <u>)</u>    | $\bigcirc$ |
| W      |        | (ĠND(               | ) ()          | ][]      | ()<br>N.C.  | ()<br>N.C. | ٥          | ٥         | ٥          | )<br>N.C     | ٥          | ()<br>S:C: | ()<br>N.C. | ٥          | ै      | 0          | (GNE           | 0           | $\bigcirc$ |
| Υ      |        | (GND(               | 0             |          |             |            |            | 0         |            |              |            |            |            |            |        |            | (ĠNE           | 0           |            |
|        | 1      | 2 3                 | 3 4           | 5        | 6           | 7          | 8          | 9         | 1          | 1            | 1 2        | 1 3        | 1<br>4     | 1<br>5     | 1<br>6 | 1<br>7     | 1<br>8         | 1<br>9      | 2          |

## **Package Information**

For the latest package outline information, go to **www.maxim-ic.com/DallasPackInfo**.

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

12 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2005 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products.